# **BYOC** course

**Assignment #5** 

**HW5 MIPS CPU** 

## 1. The HW5 MIPS CPU and its main components

In this assignment we add Iw and sw instructions to the Rtype MIPS CPU we designed in HW4. This means we have to add the Data Memory (DMem) to our design. Following this we will have an almost complete MIPS CPU capable of performing Rtype, addi, j, beq, bne, Iw and sw instructions. In our next & final assignment we will complete the CPU by adding jal, jr, Iui and ori instructions and add forwarding to enhance the CPU performance.

The DMen we add is located inside the BYOC\_Host\_Intf component that includes infrastructure allowing loading data into the IMem and DMem memories.

Below we see a simplified drawing of the HW5 MIPS CPU we are going to build in this assignment.



Fig. 1 - The HW5 MIPS CPU

A more accurate drawing includes the BYOC\_Host\_Intf part – as depicted in Fig.2 below:



Fig. 2 – The HW5\_MIPS CPU with the Host\_Intf infrastructure

To your **HW5\_top** design, the only required connections to the **BYOC\_Host\_Intf** are the RESET & HOLD signals, the IMem connections and the DMem connections and the rdbk0-15 coming from the signals we want to check during implementation. These and the rest of the **BYOC\_Host\_Intf** connections are already given in the **HW5\_top\_4sim.empty** file.

You should rename that file to **HW5\_top\_4sim.vhd** and add the necessary equations – all based on HW4 design). Below we describe the actual work required.

### a. Connecting the DMem

The DMem signals are already connected in the **HW5\_top\_4sim.empty** file. There is no need to add any more DMem connections, but you need to understand these connections:

- 1. MIPS\_DMem\_adrs a 32 bit address signal of DMem is connected to ALUout\_reg signal.
- MIPS\_DMem\_rd\_data the 32 bit data read from the DMem (we read from the address specified by MIPS\_DMem\_adrs). This is after a register. I.e., it is actually the MDR data. It is directly connected to the HW5\_top signal called MDR\_reg.
- 3. MIPS\_DMem\_wr\_data 32 bit data to be written into the DMem to the address specified by MIPS\_DMem\_adrs at the rising edge of the CK if MIPS\_DMem\_we is '1'. It is connected to (i.e., driven by) the B\_reg\_pMEM signal of HW5\_top.
- 4. MIPS\_DMem\_we a '1' means data will be written into the DMem at the rising edge of the CK. This is driven by the MemWrite pMEM signal of HW5 top.

### b. Names & definition of signals inside the HW5\_top MIPS CPU

In your design, you should use the exact signal names as were used in the Rtype MIPS CPU of HW4 and <u>add</u> the following signals using the exact signal names shown below:

#### ID additional signals

- 5. MemWrite '1' when this is a sw instruction and we write into the DMem, '0' otherwise.
- 6. MemToReg '1' when we read from memory, i.e., in lw instruction.

#### EX phase signals

- 7. MemWrite pEX MemWrite delayed by 1 clock cycle.
- 8. MemToReg pEX MemToReg delayed by 1 clock cycle.

#### MEM phase signals.

- 9. B\_reg\_pMEM a 32 bit register receiving the B\_reg signal (i.e., B\_reg delayed by 1 CK cycle). This register has the data to be written into the DMem in sw instruction.
- 10. Rd\_pMEM the output of RegDest mux selecting to which register the CPU writes in the WB phase.
- 11. MemWrite\_pMEM MemWrite\_pEX delayed by 1 clock cycle.
- 12. MemToReg\_pMEM MemToReg\_pEX delayed by 1 clock cycle.
- 13. RegWrite\_pMEM RegWrite\_pEX delayed by 1 clock cycle.

#### WB phase signals

- 14. MDR\_reg a 32 bit register that has the data read from the memory. This is a rename of the DMem\_rd\_data signal coming out of the **BYOC\_Host\_Intf\_4sim** component.
- 15. ALUout\_reg\_pWB a 32 bit register that has the ALUour\_reg data delayed by 1 CK cycle.
- 16. GPR\_wr\_data a 32 bit signal that is the output of the MemToReg mux (selecting between MDR reg and ALUout reg pWB).
- 17. Rd\_pWB Rd\_pMEM delayed by 1 clock cycle.
- 18. MemToReg\_pWB MemToReg\_pMEM delayed by 1 clock cycle
- 19. RegWrite\_pWB RegWrite\_pMEM delayed by 1 clock cycle.

Add more signals according to your needs.

Fig. 3 below shows the control signals scheme of CPU we build in HW5.



Fig. 3 – The HW5\_MIPS CPU control scheme

## Names and definitions of output signals from HW5\_top MIPS CPU towards the TB

We need to define all output signals coming out of the **HW5\_top** entity to be tested by the HW5\_TB. These signals are the same as we used in **HW4\_top** and they already defined as output pins of the **HW5\_top** entity. These signals are:

- 1) CK\_out\_to\_TB a signal identical to the MIPS\_ck "internal" signal
- 2) RESET\_out\_to\_TB a signal identical to the MIPS\_reset "internal" signal
- 3) HOLD\_out\_to\_TB a signal identical to the MIPS\_hold "internal" signal
- 4) rdbk0\_out\_to\_TB to rdbk15\_out\_to\_TB 16 vector signals, 32 bit each, that will have the data we want to check as detailed below.

In your **HW5\_top** design you should connect the rdbk signals as follows:

```
ID signals:
rdbk0 =>
              PC_reg
rdbk1 =>
              IR reg,
rdbk2 =>
              sext imm (in ID phase)
rdbk3 =>
              Rs, Rt, Rd, Funct (Rs= bits 28:24, Rt= bits 20:16, Rd= bits 12:8, Funct= bits 5:0)
rdbk4 =>
              RegWrite, Rs_eq_Rt, MemWrite
              (Reg Write= bit 28, MemWrite= bit 24, Rs_eq_Rt=bit0)
EX signals:
rdbk5 =>
              ALUSTCB pEX, ALUOP, Funct pEX
              (ALUsrcB=bit 28, ALUOP= bits 9:8, Funct pEX = bits5:0)
rdbk6 =>
              A_reg,
rdbk7 =>
              B reg,
rdbk8 =>
              sext_imm_reg,
rdbk9 =>
              ALU output,
MEM signals:
rdbk10 =>
              ALUOUT reg
rdbk11 =>
              B_reg_pMEM
```

#### MEM & WB control signals

```
rdbk12 => MemWrite_pMEM (bit31), MemToReg_pMEM (bit28), RegWrite_pMEM (bit24), Rd_pMEM (bits 20:16), MemToReg_pWB (bit12), RegWrite_pWB (bit8), Rd_pWB (bits 4:0)
```

#### WB signals:

```
rdbk13 => MDR_reg
rdbk14 => ALUOUT_reg_pW
rdbk15 => GPR_wr_data
```

The TB will compare the expected data of these signals to the actual result of the simulation and will tell you where the errors are. It will use a file called **SIM\_HW5\_TB\_data.dat** containing the expected results. Since we will use these signals also in the implementation phase, we should connect them to the Host interface as well.

In Fig.4 below we describe the simulation project.



Fig. 4 – The entire simulation system

### D. Description of the HW5\_MIPS\_4sim project

In a regular design you need to define all signals in your design. Then, you should write the equations of all signals and registers and connect all components used. Then you should run the simulation.

In our case, in the <code>HW5\_top\_4sim.empty</code> file we already defined all of the <code>HW5\_top</code> signals. We also connected all of the components (Fetch\_Unit, GPR, MIPA\_ALU, BYOC\_Host\_Intf – those are the blue, orange, green and pink parts of Fig. 2). So after renaming it to <code>HW5\_top\_4sim.vhd</code> you need to build the logic inside that file, which is the yellow part that includes all of the registers, FFs and combinational logic elements forming the HW5 MIPS CPU.

The files we will use to run the simulation are:

#### The design files:

- 1) **HW5\_top\_4sim.vhd** This is your design of HW5. It uses your designs of the Fetch\_Unit, GPR, MIPS ALU and the pre-prepared BYOC Host Intf 4sim.
- 2) Fetch\_Unit.vhd The Fetch Unit you designed in HW2 after the modifications of HW4.
- 3) **GPR.vhd** your GPR File design you designed in HW3.
- 4) **dual\_port\_memory.vhd** part of the GPR File you designed in HW3.
- 5) MIPS ALU.vhd your MIPS ALU design prepared in HW3.

#### BYOC infrastructure files:

- 6) **BYOC\_Clock\_driver\_4sim.vhd** the CK divider & driver we use for simulation (also good for the Modelsim simulator)
- 7) **BYOC\_Host\_Intf\_4sim.vhd** The pre-prepared component including the IMem, DMem and "pre-loaded" program and data. This component also creates the reset & hold signals to the rest of the HW5 MIPS CPU.

#### Simulation files:

- 8) **SIM\_HW5\_TB.vhd** The TB vhd file prepared in advance.
- 9) **SIM\_HW5\_TB\_data.dat** this is a data file prepared in advance that has the expected TB values. It is read by the SIM\_HW5\_TB and used to compare the actual simulation results to the expected ones.
- 10) SIM HW5 program.dat The program file for simulation
- 11) **SIM\_HW5\_filenames.vhd** The actual path information of the two dat files NOTE: You should update that file according to your simulation project actual path.

## 2) Simulation report

You should submit a single zip file for the Simulation and implementation phases. It should have two directories/folders. The first is called **Simulation**, the 2<sup>nd</sup> is called **Implementation**. In the Simulation folder you will have 3 sub-folder of:

- Src 4sim here you put all of the \*.vhd sources and the \*.dat file (to be used by the the TB)
- Sim here you should have the HW4 4sim project created by the simulator you used
- Docs Here you put your simulation report. The first few lines in the report will have your ID numbers (names are optional). See the instructions below for the rest of the simulation report.
   Note that this should be a WORD file and not a PDF to allow addition of remarks while grading the report.

The first part of the program we have in the IMem in HW5 simulation (addresses 400000h to 4001A4h) is very similar to the one you had in HW4 and is meant to check that you did not mess anything during the changes you did. That part is tested by the TB. The **SIM\_HW5\_TB.dat** file contains test data <u>only</u> for this part of the IMem program.

The rest of the IMem program, from 4001A8h till the end (400330h), is meant to test the writing and reading from the DMem. The program is given in **Appendix A** at the end of this document.

In order to test your design you need to look at the simulated waveforms and decide whether it is OK or not. You should run the simulation for 10.5us (10500ns). In the doc file you need to attach screen captures describing this part of the simulation you made, as detailed in 3.1.

3.1) The listed below signals should be presented in the screen capture you need to attach to your report. Show clock cycles 196-224 (following the end of the reset pulse, find i=196-224) and make the values of all signals readable. For this you will probably need to show clocks 196-210 and 210-224 separately. These are the signals that can help you in "testing" the DMem.

Note the some of these signals are inside the Host Intf:

- 1. CK
- 2. RESET
- 3. HOLD
- 4. i (the serial no. of the clock cycle)
- 5. PC\_reg
- 6. IR reg
- 7. MIPS\_DMem\_adrs
- 8. MIPS\_DMem\_wr\_data
- 9. MIPS DMem we
- 10. MIPS\_DMem\_rd\_data
- 11. DMem\_reg0
- 12. DMem\_reg1
- 13. DMem\_reg2
- 14. DMem reg3
- 15. DMem reg4

I=196-224 means CK cycles from 8440 ns to 9600 ns.

3.2) Explain in detail what happens, i.e., what do we see here. Note that it is essential to the success of your future design that you will verify that the design does what we wanted it to do in these CK cycles.

In that doc file you need also to answer the following questions:

- 3.3) What is the latency of an Rtype instruction? That is: How many nop-s should be inserted between two consecutive Rtype instructions if the 2<sup>nd</sup> one uses the result of the 1<sup>st</sup> one?
- 3.4) Explain the limitation of beq that tests a register that is calculated by Rtype instruction. As an example, translate the following C if statement:

```
for (i=0;i<10;i++) { ... }
```

where i resides in register \$3.

3.5) Are there any other limitations due to the pipeline structure in the instructions we implemented (Rtype, addi, beq, bne, lw, sw, j)? How can we overcome these limitations (e.g., by adding nop-s)? Try to list all of the **SW** & **HW** based solutions you can think of.

Later, in the Implementation phase you will add 3 sub-folders to the **Implementation** folder. These will be:

- Src\_4ISE here you put all of the \*.vhd sources and the \*.ucf file (and no TB file)
- ISE here you should have the HW5\_MIPS project created by the Xilinx ISE SW.
- **DOC** here you should have the report described later in section 4 below.

## 3) HW5 MIPS CPU – implementation

After a successful simulation we want to implement the design on the Nexys2 board. Minor changes are required. We can rename the **HW5\_top\_4sim.vhd** we built in the simulation phase to **HW5\_MIPS.vhd** and then, remove all the signals that were outputted to the TB (see 1c above). These are not required anymore. Or instead, we could use the pre-prepared **HW5\_top.empty** file in which we removed all of the TB signals, rename it to **HW5\_top.vhd** and copy our VHDL code from **HW5 top 4sim.vhd** into the appropriate location inside that file.

Another change required is to use the <code>BYOC\_Host\_Intf.ngc</code> instead of the <code>BYOC\_Host\_Intf\_4sim.vhd</code>. The <code>BYOC\_Host\_Intf\_4sim.vhd</code> has a pre-loaded IMem (actually, it is loaded during simulation) and a very limited <code>DMem - made</code> especially for simulation. The <code>BYOC\_Host\_Intf.ngc</code> has the infra-structure allowing loading of real programs (via RS232) displaying part of the <code>DMem</code> on the VGA screen and running our design in a single-clock mode for debugging.

Note that the Data Memory we added to our design in this assignment has 3 parts. The first is the regular DMem part, in addresses 0x10000000-0x10000FFC, i.e. a 1Kx32bit memory. Very similar to the one we "used" in the simulation part.

The second is another bulk of memory in addresses 0x20000000h – 0x20003FFC. This part of the memory is accessible from the MIPS CPU exactly like the first regular part. This part is also read constantly by a hidden part of the BYOC\_Host\_intf and displayed on a VGA monitor that can be connected to the Nexys2 board. That hidden infrastructure is therefore called the VGA controller. The mapping of the memory data to the VGA screen is depicted in Fig. 5 below.



Fig. 5 – The mapping of DMem 2<sup>nd</sup> part to VGA screen

If we write 1 to address 0x20000000, we get a single white pixel at the top left of the 315x416 pixels area displayed by the BYOC VGA. If we write -1, which is 0xFFFFFFFF, to the same address we get a white 32 pixel horizontal line beginning at the top left of the display area.

The third part of the DMem is made of a few read and write addresses (0x30000000h - 0x300000FC) which control the KBD interface (allowing reading from the PS2 keyboard input of the Nexys2 board), and Flash Interface (allowing loading a program from a Flash memory residing on the Nexys2 board. For this the IMem includes also a "boot ROM" that knows how to copy from the flash into the IMem). In HW5 we will only use the VGA part.

In Fig. 6 below we see also the connections to the final connectors in the Nexys2 board. We see the PS/2 keyboard connector, the RS232 connector, the VGA D-type connector (and more). In the actual board there is some electronics circuitry between the FPGA pins and these connectors. This is not really important for us since it does not change the functionality and we need to understand the functionality of these connections.

There are also other devices such as the 4 buttons and 8 switches we use as inputs to control the BYOC\_Host\_intf (for example sw7 on means single ck only). There are also output devices such as the 8 green LEDs or the 4 Seven-Segment LED digits. We also have as inputs the 50 MHz oscillator residing on the Nexys2 board.



Fig. 6 - The entire system

The files we will use to implement the design on the Nexys2 board are:

- 1) **BYOC.ucf** The file listing which signal are connected to which FPGA pins in the Nexys2 board.
- 2) **HW5\_top.vhd** This is your design of HW5. It uses the Fetch\_Unit, GPR, MIPS\_ALU, Clock\_Driver and the BYOC\_Host\_Intf components and all the signals described in 1b above.
- 3) Fetch\_Unit.vhd The Fetch Unit you prepared in HW2 after the modifications of HW4.
- 4) **GPR.vhd** your GPR File design you prepared in HW3.
- 5) **dual\_port\_memory.vhd** part of the GPR File design you prepared in HW3.
- 6) MIPS ALU.vhd your MIPS ALU design you prepared in HW3.
- 7) BYOC\_Clock\_driver.vhd the CK divider & driver we also used in HW2 and HW4.
- 8) **BYOC\_Host\_Intf.ngc** This prepared component is the Host Interface. It includes the infrastructure interfacing to the PC allowing us to load programs into IMem and data into DMenm and read feedback signals in single clock mode. It also has the VGA controller and the KBD and Flash interfaces. We give that component in the form of a single netlist file, which is an already compiled version of the vhd files forming the BYOC Host interface, as in HW4.

To allow an easy debugging you should connect the rdbk signals to the **BYOC\_Host\_intf** as follows [same as in the simulation part]:

```
ID signals:
```

```
rdbk0 => PC_reg
rdbk1 => IR reg,
```

rdbk2 => sext\_imm (in ID phase)

rdbk3 => Rs, Rt, Rd, Funct (Rs= bits 28:24, Rt= bits 20:16, Rd= bits 12:8, Funct= bits 5:0)

rdbk4 => RegWrite, Rs\_eq\_Rt, MemWrite

(Reg Write= bit 28, MemWrite= bit 24, Rs\_eq\_Rt=bit0)

#### EX signals:

rdbk5 => ALUsrcB\_pEX, ALUOP, Funct\_pEX

(ALUsrcB=bit 28, ALUOP= bits 9:8, Funct\_pEX = bits5:0)

 $rdbk6 \Rightarrow A_reg,$   $rdbk7 \Rightarrow B_reg.$ 

rdbk8 => sext\_imm\_reg, rdbk9 => ALU\_output,

#### MEM signals:

rdbk10 => ALUOUT\_reg rdbk11 => B\_reg\_pMEM

#### MEM & WB control signals

rdbk12 => MemWrite\_pMEM (bit31), MemToReg\_pMEM (bit28), RegWrite\_pMEM (bit24),

Rd\_pMEM (bits 20:16),

MemToReg\_pWB (bit12), RegWrite\_pWB (bit8), Rd\_pWB (bits 4:0)

#### WB signals:

rdbk13 => MDR reg

rdbk14 => ALUOUT\_reg\_pW rdbk15 => GPR\_wr\_data So we'll run that the BYOCInterface SW and load the IMem. Then run the circuit in a single ck mode and check that the reading we see at the points we "hooked" to the rdbk signals are as what we expect.

The file we want to load into the IMem is called "HW5\_rect4.txt". The file itself includes all the information required in order to load it into the IMem and switch to a single ck mode. Following the loading, we can run in single ck mode and see the readback values on the PC screen after each clock. The HW5\_rect4 program is given in Appendix B at the end of this document.

This time we would like to connect a VGA screen to the Nexys2 board. What happens after 126 CKs? What happens when you press the RUN button? Take a look at the questions you need to answer in the implementation report.

## 4) Implemetation report

You should submit a single zip file for the Simulation and implementation phases. It should have two directories/folders. The first is called **Simulation**, the 2<sup>nd</sup> is called **Implementation**. In the **Implementation** directory you should have 2 directories:

- Src\_4ISE here you put all of the \*.vhd sources and the \*.ucf file (and no TB file)
- ISE here you should have the HW5 top project created by the Xilinx ISE SW.
- Docs Here you put your implementation report. The first few lines in the report will have your ID numbers (names are optional).

<u>This should be a WORD file and not a PDF file – so remarks can be added when grading the report.</u>

In this part of the implementation report you should answer the following questions:

- 1) What is the value of register \$2 after 122 cks?
- What happens after 126 CKs?
   (To answer these two questions look with the BYOCSIntf SW what happens from CK no. 120 till CK no.130)
- 3) What happens when you press the RUN button?
- 4) Explain the **HW5\_rect4** program (what is the job of every register used. What is done in each loop, etc.)
- 5) How long does it take [in seconds] to draw a 32x32 white square when we use the draw loop of the **HW5\_rect4** program?
- 6) Can you shorten the loop? If you can, write the code and explain.
- 7) Can you think of a faster way to draw the square in the same short loop? If you can, write the code and explain.

As part of completing this part of the course you will have to show me how you run the design on the Nexys2 board in the lab. And maybe answer some questions.

# **Enjoy the assignment!!**

At the end of this assignment you will have a real CPU capable of running simple programs that also access the Data Memory. Only a few instructions are missing. We will add them and improve the performance in our next assignment.

# $\underline{Appendix \ A} - IMem \ program \ for \ simulation - 2^{nd} \ part$

| Address          | label | Inst. | Rd/Rt | Rs  | Rt  | Imm/label | # remark                  | Inst. code |
|------------------|-------|-------|-------|-----|-----|-----------|---------------------------|------------|
| 4001A8           | cont: | addi  | \$1   | \$0 |     | 1000h     | # prep4 sw/lw test        | 20011000   |
| 4001AC           | conti | nop   | 7-    | γo  |     | 100011    | " preprowitive test       | 0000000    |
| 4001B0           |       | addi  | \$2   | \$0 |     | 5555h     |                           | 20025555   |
| 4001B4           |       | addi  | \$3   | \$0 |     | AAAAh     |                           | 2003AAAA   |
| 4001B4<br>4001B8 |       | add   | \$1   | \$1 | \$1 | 700001    | # 1 add once              | 00210820   |
| 4001B8<br>4001BC |       | nop   | ŞΙ    | ŞΙ  | ŞΙ  |           | #1 add office             | 00000000   |
| 4001BC<br>4001C0 |       | nop   |       |     |     |           |                           | 0000000    |
| 4001C0<br>4001C4 |       | nop   |       |     |     |           |                           | 00000000   |
| 4001C4<br>4001C8 |       | add   | \$1   | \$1 | \$1 |           | # 2 add for the 2nd time  | 00210820   |
| 4001CS<br>4001CC |       | nop   | ŲΙ    | 71  | ŢΙ  |           | # 2 ddd for the zha thine | 00000000   |
| 4001CC           |       | nop   |       |     |     |           |                           | 00000000   |
| 4001D0           |       | nop   |       |     |     |           |                           | 00000000   |
| 4001D4<br>4001D8 |       | add   | \$1   | \$1 | \$1 |           | # 3                       | 00210820   |
| 4001DC           |       | nop   | Ψ-    | Υ-  | ¥-  |           | 0                         | 00000000   |
| 4001E0           |       | nop   |       |     |     |           |                           | 00000000   |
| 4001E4           |       | nop   |       |     |     |           |                           | 00000000   |
| 4001E8           |       | add   | \$1   | \$1 | \$1 |           | # 4                       | 00210820   |
| 4001EC           |       | nop   | -     | -   | *-  |           |                           | 00000000   |
| 4001F0           |       | nop   |       |     |     |           |                           | 00000000   |
| 4001F4           |       | nop   |       |     |     |           |                           | 00000000   |
| 4001F8           |       | add   | \$1   | \$1 | \$1 |           | #5                        | 00210820   |
| 4001FC           |       | nop   |       |     |     |           |                           | 00000000   |
| 400200           |       | nop   |       |     |     |           |                           | 00000000   |
| 400204           |       | nop   |       |     |     |           |                           | 00000000   |
| 400208           |       | add   | \$1   | \$1 | \$1 |           | # 6                       | 00210820   |
| 40020C           |       | nop   |       |     |     |           |                           | 00000000   |
| 400210           |       | nop   |       |     |     |           |                           | 00000000   |
| 400214           |       | nop   |       |     |     |           |                           | 00000000   |
| 400218           |       | add   | \$1   | \$1 | \$1 |           | #7                        | 00210820   |
| 40021C           |       | nop   |       |     |     |           |                           | 00000000   |
| 400220           |       | nop   |       |     |     |           |                           | 00000000   |
| 400224           |       | nop   |       |     |     |           |                           | 00000000   |
| 400228           |       | add   | \$1   | \$1 | \$1 |           | #8                        | 00210820   |
| 40022C           |       | nop   |       |     |     |           |                           | 00000000   |
| 400230           |       | nop   |       |     |     |           |                           | 00000000   |
| 400234           |       | nop   |       |     |     |           |                           | 00000000   |
| 400238           |       | add   | \$1   | \$1 | \$1 |           | # 9                       | 00210820   |
| 40023C           |       | nop   |       |     |     |           |                           | 00000000   |
| 400240           |       | nop   |       |     |     |           |                           | 00000000   |

|        |      |     |     |     |   | 1                        | 1        |
|--------|------|-----|-----|-----|---|--------------------------|----------|
| 400244 | nop  |     |     |     |   |                          | 00000000 |
| 400248 | add  | \$1 | \$1 | \$1 |   | # 10                     | 00210820 |
| 40024C | nop  |     |     |     |   |                          | 00000000 |
| 400250 | nop  |     |     |     |   |                          | 00000000 |
| 400254 | nop  |     |     |     |   |                          | 00000000 |
| 400258 | add  | \$1 | \$1 | \$1 |   | # 11                     | 00210820 |
| 40025C | nop  |     |     |     |   |                          | 00000000 |
| 400260 | nop  |     |     |     |   |                          | 00000000 |
| 400264 | nop  |     |     |     |   |                          | 00000000 |
| 400268 | add  | \$1 | \$1 | \$1 |   | # 12                     | 00210820 |
| 40026C | nop  |     |     |     |   |                          | 00000000 |
| 400270 | nop  |     |     |     |   |                          | 00000000 |
| 400274 | nop  |     |     |     |   |                          | 00000000 |
| 400278 | add  | \$1 | \$1 | \$1 |   | # 13                     | 00210820 |
| 40027C | nop  |     |     |     |   |                          | 00000000 |
| 400280 | nop  |     |     |     |   |                          | 00000000 |
| 400284 | nop  |     |     |     |   |                          | 00000000 |
| 400288 | add  | \$1 | \$1 | \$1 |   | # 14                     | 00210820 |
| 40028C | nop  |     |     |     |   |                          | 00000000 |
| 400290 | nop  |     |     |     |   |                          | 00000000 |
| 400294 | nop  |     |     |     |   |                          | 00000000 |
| 400298 | add  | \$1 | \$1 | \$1 |   | # 15                     | 00210820 |
| 40029C | nop  |     |     |     |   |                          | 00000000 |
| 4002A0 | nop  |     |     |     |   |                          | 00000000 |
| 4002A4 | nop  |     |     |     |   |                          | 00000000 |
| 4002A8 | add  | \$1 | \$1 | \$1 |   | # 16 - the 16th addition | 00210820 |
| 4002AC | nop  |     |     |     |   |                          | 00000000 |
| 4002B0 | nop  |     |     |     |   |                          | 00000000 |
| 4002B4 | nop  |     |     |     |   |                          | 00000000 |
| 4002B8 | sw   | \$2 | \$1 |     | 0 | # now \$1=???            | AC220000 |
| 4002BC | SW   | \$3 | \$1 |     | 4 |                          | AC230004 |
| 4002C0 | lw   | \$4 | \$1 |     | 0 |                          | 8C240000 |
| 4002C4 | lw   | \$5 | \$1 |     | 4 |                          | 8C250004 |
| 4002C8 | nop  |     |     |     |   |                          | 00000000 |
| 4002CC | nop  |     |     |     |   |                          | 00000000 |
| 4002D0 | nop  |     |     |     |   |                          | 00000000 |
| 4002D4 | add  | \$5 | \$5 | \$4 |   |                          | 00A42820 |
| 4002D8 | nop  |     |     |     |   |                          | 00000000 |
| 4002DC | nop  |     |     |     |   |                          | 00000000 |
| 4002E0 | nop  |     |     |     |   |                          | 00000000 |
| 4002E4 | addi | \$5 | \$5 |     | 1 |                          | 20A50001 |
| 4002E8 | nop  |     |     |     |   |                          | 00000000 |
| 4002EC | nop  |     |     |     |   |                          | 00000000 |

| I I    |         |     |     |     |        |                |          |
|--------|---------|-----|-----|-----|--------|----------------|----------|
| 4002F0 |         | nop |     |     |        |                | 00000000 |
| 4002F4 |         | bne | \$5 | \$0 | errlp  |                | 14A00007 |
| 4002F8 |         | nop |     |     |        |                | 00000000 |
| 4002FC |         | nop |     |     |        |                | 00000000 |
| 400300 |         | nop |     |     |        |                | 00000000 |
| 400304 | endlp:  | j   |     |     | endlp  |                | 081000C1 |
| 400308 |         | nop |     |     |        |                | 00000000 |
| 40030C |         | nop |     |     |        |                | 00000000 |
| 400310 |         | nop |     |     |        |                | 00000000 |
| 400314 | errlp:  | j   |     |     | errlp  |                | 081000C5 |
| 400318 |         | nop |     |     |        |                | 00000000 |
| 40031C |         | nop |     |     |        |                | 00000000 |
| 400320 |         | nop |     |     |        | end of errlop  | 00000000 |
| 400324 | endlp2: | j   |     |     | endlp2 |                | 081000C9 |
| 400328 |         | nop |     |     |        |                | 00000000 |
| 40032C |         | nop |     |     |        |                | 00000000 |
| 400330 |         | nop |     |     |        | end of program | 00000000 |

# <u>Appendix B</u> – Rect4 - IMem program for implementation

| Address |         |             | Rd/ | Rs/ |     | lmm/    |        | MIPS     |
|---------|---------|-------------|-----|-----|-----|---------|--------|----------|
| in Hex  | label   | instruction | Rt  | Rt  | Rt  | label   | remark | Hex ode  |
| 400000  | main    | addi        | \$1 | \$0 |     | 64      |        | 20010040 |
| 400004  |         | addi        | \$2 | \$0 |     | 2000h   |        | 20022000 |
| 400008  |         | addi        | \$4 | \$0 |     | 16      |        | 20040010 |
| 40000C  |         | nop         |     |     |     |         |        | 00000000 |
| 400010  |         | nop         |     |     |     |         |        | 00000000 |
| 400014  | shft_lp | add         | \$2 | \$2 | \$2 |         |        | 00421020 |
| 400018  |         | addi        | \$4 | \$4 |     | -1      |        | 2084FFFF |
| 40001C  |         | nop         |     |     |     |         |        | 00000000 |
| 400020  |         | nop         |     |     |     |         |        | 00000000 |
| 400024  |         | nop         |     |     |     |         |        | 00000000 |
| 400028  |         | bne         | \$4 | \$0 |     | shft_lp |        | 1480FFFA |
| 40002C  |         | nop         |     |     |     |         |        | 00000000 |
| 400030  |         | addi        | \$2 | \$2 |     | 18h     |        | 20420018 |
| 400034  |         | addi        | \$3 | \$0 |     | -1      |        | 2003FFFF |
| 400038  |         | nop         |     |     |     |         |        | 00000000 |
| 40003C  |         | nop         |     |     |     |         |        | 00000000 |
| 400040  |         | nop         |     |     |     |         |        | 00000000 |
| 400044  | drawlp  | SW          | \$3 | \$2 |     | 0       |        | AC430000 |
| 400048  |         | addi        | \$1 | \$1 |     | -1      |        | 2021FFFF |
| 40004C  |         | addi        | \$2 | \$2 |     | 52      |        | 20420034 |
| 400050  |         | nop         |     |     |     |         |        | 00000000 |
| 400054  |         | nop         |     |     |     |         |        | 00000000 |
| 400058  |         | bne         | \$1 | \$0 |     | drawlp  |        | 1420FFFA |
| 40005C  |         | nop         |     |     |     |         |        | 00000000 |
| 400060  | end     | j           |     |     |     | end     |        | 08100018 |
| 400064  |         | nop         |     |     |     |         |        | 00000000 |